# **G**JCET

### (11) 802.11a Band Balun (SCI-111 W/F)

#### **FEATURES**

- Passive integration on silicon substrate
- Low insertion loss in pass band
- Small size: 1.0 mm x 1.2 mm (wirebond) 1.4 mm x 1.2 mm (flip chip)
- Pb-free solder bump
- Low profile: 0.25 mm height (wirebond) 0.40 mm height (flip chip)
- Directly attachable on PCB or flipped on PCB
- Operating temperature: -40  $^\circ\!\!\mathbb{C}$  to +85  $^\circ\!\!\mathbb{C}$
- Storage temperature: -40  $^\circ\!\!\mathbb{C}$  to +85  $^\circ\!\!\mathbb{C}$

#### DESCRIPTION

STATS ChipPAC's SCI-111W/F is a balun for 802.11a band applications. The balun has low pass-band insertion loss and small size. It is composed of thick copper inductors and Metal-Insulator-Metal capacitors which are fabricated on a silicon substrate using our IPD (Integrated Passive Device) process. The pad or bump size and pitch of the balun are selected so that the device can be mounted directly on a PCB or laminate substrate using conventional wirebonding or surface mount techniques. The low profile and small form-factor of the device make it especially suitable for SiP applications.



SCI-111W (Wirebond)

SCI-111F (Flip Chip)

### ELECTRICAL SPECIFICATIONS

#### (Test board loss 0.25 dB included)

| Specification          | Unit | Min.              | Typic<br>al | Max.              |
|------------------------|------|-------------------|-------------|-------------------|
| Pass Band              | MHz  | 4900              |             | 5900              |
| Insertion Loss         | dB   |                   | 1.2         |                   |
| Return Loss            | dB   | 11                |             |                   |
| Differential Impedance | Ohm  |                   | 50          |                   |
| Amplitude Imbalance    | dB   |                   |             | 0.5               |
| Phase Imbalance        | deg  |                   |             | 2.0               |
| Size                   | mm   | 1.0 x 1.2<br>(WB) |             | 1.4 x 1.2<br>(FC) |

#### DIMENSIONS



STATS ChipPAC makes no guarantee or warranty of its accuracy in the information given or that the use of such information will not infringe on the intellectual rights of third parties. Under no circumstances shall STATS ChipPAC be liable for any damages whatsoever arising out of the use of or inability to use the materials in this document. STATS ChipPAC reserves the right to change the information at any time and without notice.

## **G**JCET

#### **TYPICAL CHARACTERISTICS**



#### **TEST BOARD DRAWING**

SCI-111W (Wirebond) SCI-111F (Flip Chip)





| Pad | SCI-111W Signal | SCI-111F Signal |  |  |
|-----|-----------------|-----------------|--|--|
| 1   | Balanced (+)    | Bias            |  |  |
| 2   | Unbalanced      | GND             |  |  |
| 3   | GND             | Unbalanced      |  |  |
| 4   | Bias            | Balanced (+)    |  |  |
| 5   | Balanced (-)    | GND             |  |  |
| 6   | GND             | Balanced (-)    |  |  |

#### NOTES

All dimension measurement units are in millimeters (mm). Electrical performance and typical values are measured at room temperature. For best results, ground plane directly beneath the device should be in the top metal layer.

Refer to "Appendix A" for:

- Pad sizes and typical wirebond length used in the wirebonded IPD products.
- Recommended solder thermal profile, landing pattern recommendation and bump specifications used in the flip chip IPD products.